Table of Contents

Updates

go to project home

List of Tasks with current status

Tasks status comments/issues
Architecture Design: Study of trade-offs specific for the application Trade-offs listed Architecture trade-off list
Architecture Design: ADC top-level architecture/specs proposal A new architecture proposed Proposed architecture details, 1)The LP filter may not be adopted, 2)To initially look at modulator without feedforward flash
Architecture Design: Choice of Modulator architecture/specifications Initial choice done Modulator spec details 1) To go forward with the Single-Bit modulator
Architecture Design: choice of topology CIFF/CIFB or CIFF-CIFB A Composite topology proposed Modulator topology details
Architecture Design: Getting CT equivalent and Excess loop delay compensation, choice of DAC waveform doneModel-level simulation detailsModel-level simulation details
Architecture Design: evaluating NTF & MSA with RC variations, excess loop delay -Architecture-level design details
Model-level evaluation: Building models and evaluating the Modulator performance with non-idealities - Model-level simulation details
Circuit Architecture Design: Define the architectures for OTAs,DAC and Comparators - Circuit details
Re-optimize Architecture: Re-optimize the Modulator Architectures based on Circuit architectures - -
Circuit Design: Design the Circuits for all the individual blocks - -
Top-Level evaluation: Evaluate the top-level performance - -
Layout: Layout design of the blocks and top-level - -
Post-Layout evaluation: Post-Layout evaluations of the individual blocks - -

Architecture-level design details

go to project home

Choice of Architecture

Proposed Architectures

Sigma-delta modulator with Feedforward Flash Architecture

Modulator Topology

Design methodology:

Feedback Filter

Model-level simulation details

go to project home

Integrator UGB/Fs : c1 = 0.39 , c2 = 0.24 , c3 = 0.11 , c4 = 0.72
Feedback coefficients: a1 = 1 , a4 = 1
Integrator feedforward coefficients: a2 = 1 , a3 = 1
Input feedforward coefficients: b1 = 1 , b2 = -3.37 , b3 = -3.66

Process related data

go to project home