Both sides previous revision
Previous revision
Next revision
|
start [2017/11/23 14:00] nagendra |
Previous revision
|
start [2025/10/18 10:16] (current) nagendra |
|
Our [[people/start|faculty]] and students are involved in research in the areas of analog, mixed signal, and RF design, analysis and simulation of noise in circuits, VLSI DSP architectures, and reconfigurable computing. Click on the tabs above to find out more about us and our research. |
|
===== Applications to 2026 January PhD/MS interviews ===== |
|
Applications to the regular PhD/MS programs are now open. The deadline is **31 October 2025**. See links below for more information. |
* https://research.iitm.ac.in/ : Applicants to all programs must fill out the application form here |
|
We regularly have openings for students in our research group. If you wish to study here, go through [[forstudents/start|this page]] for more information and contact the [[people/start|faculty member]] working in your area of interest. Here is a short video about our group: |
|
<html><center><iframe width="560" height="315" src="https://www.youtube.com/embed/wAZWBAM6-Ts" frameborder="0" allowfullscreen></iframe></center></html> |
|
===== News ===== |
* Shanthi Pavan has been elevated to be a fellow of the IEEE for his contributions to Delta-Sigma modulators. CongratulationsDevandla Sekhar, Shanthi! |
* AsishKanhaiya Kumar, AshutoshM Praneeth, ChintanNidhin S Thiyagaraj, GauthamPranav Chaitanya, IrabanRegin Jesudason G, Kishore, RaghavendraShailender Singh, and Venkata Sesha Rao Srikrishnan R have joined the ICS our group. A warm welcome to all of them. |
* Online courses [[https://onlinecourses.nptel.ac.in/noc17_ee13/preview|Basic Electrical Circuits]] and [[https://onlinecourses.nptel.ac.in/noc17_ee14/preview|Analog circuits]] will be run on NPTEL starting 24th July 2017. Click on the respective links to register. Registration deadline is 24th July. |
* Our recorded lectures will now become available on our [[https://www.youtube.com/channel/UCePMtM40OBXEwoA8aFwkFxg/playlists|YouTube channel]]. They will continue to be available at [[http://www.ee.iitm.ac.in/videolectures|http://www.ee.iitm.ac.in/videolectures]]. |
* Anoop Narayan Bhat received the [[http://www.iesaonline.org/Technovation2016/index.html|2016 Technoinventor award]] in the masters category from the [[http://www.iesaonline.org/|India Electronics and Semiconductor Association]] at their [[http://iesaonline.org/vs2017/index.html|2017 vision summit]]. |
* The paper **Optimum Scaling of Stages in a Frequency Divider Chain for Best Jitter FoM** by Sumit Kumar and Nagendra Krishnapura will be presented at the 2017 International Symposium on circuits and Systems to be held in Baltimore, USA in May 2017. |
* The paper **On Linear Periodically Time Varying (LPTV) Systems with Modulated Inputs, and Their Application to Smoothing Filters** by Shanthi Pavan will be presented at the 2017 International Symposium on circuits and Systems to be held in Baltimore, USA in May 2017. |
|
{{:uds_2ndedition.jpg?direct&480|Order it on Amazon}} |
|
**Understanding Delta-Sigma Data Converters** // Second Edition// \\ Shanthi Pavan, Richard Schreier and Gabor Temes \\ Wiley and IEEE Press Series on Microelectronic Systems \\ |
[[http://www.amazon.com/Understanding-Delta-Sigma-Converters-Microelectronic-Systems/dp/1119258278|Now available! Order it on Amazon]] |
|
* The paper **A 500Mb/s, 200pJ/bit die-to-die bidirectional link with 24kV surge isolation and 50kV/s CMR using resonant inductive coupling in 180nm CMOS** by Subhashish Mukherjee, Anoop Narayan Bhat, Kumar Anurag Shrivastava, Madhulatha Bonu, Benjamin Sutton, Jhankar Malakar, and Nagendra Krishnapura will be presented at the 2017 International Solid-State Circuits Conference to be held in San Francisco, USA in Feb. 2017. |
* The paper **A Low Power Multi-Channel Input Delta-Sigma ADC Without Reset** by Ashwin Kumar R. S., Debasish Behera, and Nagendra Krishnapura was presented at the 2017 VLSI Design Conference held in Hyderabad in Jan. 2017. |
|
([[newsarchives|Archive]]) |