Vikas Singh, Nagendra Krishnapura, Shanthi Pavan, Baradwaj Vigraham,
Debasish Behera, Nimit Nigania, “A 16
MHz BW 75 dB DR CT ΔΣ ADC compensated for more than one cycle excess loop delay,”
IEEE Journal of Solid-State circuits, vol. 47, no. 8, pp. 1884-1895, Aug. 2012.