1. Model a differential 12 in FR4  $\mu\text{-stripline}$  channel with 50  $\Omega$  characteristic impedance, as shown in Fig. 1.

- 1. Plot frequency response of the channel for series and differential termination on source and load sides, respectively.
- 2. Plot eye diagram at the output of the channel when PRBS7 data at  $5\,{\rm Gb/s}$  is transmitted across the channel.
- 3. Find the worst case vertical and horizontal eye openings for  $5 \,\mathrm{Gb/s}$  transmission across the channel. Plot the worst case eye diagram.
- 4. Compensate the channel loss with 2-tap FIR equalizer for 5 Gb/s transmission. Plot the worst case vertical and horizontal eye openings at the output of the channel after equalization.



Figure 1: RLC model of a FR4  $\mu\text{-stripline}$  channel.

- 2. Design a 5 Gb/s current mode output driver (see Fig. 2) with the following attributes:
  - 1. 0.5 V peak-to-peak differential transmit swing when the driver is terminated differentially with 100  $\Omega$  on the load side.

1

2. Current source  $M_1$  is biased in saturation region at all times.

Plot the following for the designed output driver and comment on the results.

- 1.  $\text{VOP}_{\text{Tx}}$  and  $\text{VON}_{\text{Tx}}$  versus differential DC input  $\text{VIP}_{\text{Tx}} \text{VIN}_{\text{Tx}}$ .
- 2. Plot differential output eye diagram when the CML driver is driven by PRBS7 differential input.



Figure 2: Schematic diagram of a current mode logic (CML) based output driver.

**3.** Design a 5 Gb/s CML based output driver implementing a 2-tap FIR equalizer for channel response in problem #1. The equalizer should have following attributes:

- 1. 50  $\Omega$  single-ended output impedance under all operating conditions.
- 2.  $0.5\,\mathrm{V}$  maximum peak-to-peak differential output swing when the driver is terminated differentially.

Drive the CML output driver with PRBS7 input and plot the following. Comment on the results.

- 1. Differential eye diagram at CML driver output with differential termination and equalization enabled.
- 2. Differential eye diagram at the output of channel (w/ differential termination on Rx side) driven by CML output driver with equalization enabled. Verify if the equalizer coefficients obtained from peak distortional analysis are optimal. If not, determine optimal equalizer coefficients from circuit analysis and compare them with those obtained from behavioral simulations.

2

**4.** Design differential voltage mode (VM) output driver for 5 Gb/s data rate (see Fig. 3). The output driver should have following attributes:

- 1. The output driver has 1 V peak-to-peak differential output swing when terminated differentially with 100  $\Omega.$
- 2. Output impedance of PMOS/NMOS switches when they are ON should be  $50 \Omega$ .

Plot the following for above output driver design and comment on the results.

- 1.  $\mathrm{VOP}_{\mathrm{Tx}}$  and  $\mathrm{VON}_{\mathrm{Tx}}$  versus differential DC input  $\mathrm{VIP}_{\mathrm{Tx}}-\mathrm{VIN}_{\mathrm{Tx}}.$
- 2. Plot differential output eye diagram when driven by PRBS7 differential input.



Figure 3: Voltage mode output driver with active output impedance.

5. Design a 5 Gb/s VM output driver implementing a 2-tap FIR equalizer for channel response in problem #1. The equalizer should have following attributes:

- 1. 50  $\Omega$  single-ended output impedance under all operating conditions.
- 2. 1.0 V peak-to-peak differential output swing when the driver is differentially terminated with 100  $\Omega.$

Drive the VM output driver with PRBS7 input and plot the following for the designed equalizer. Comment on the results.

- 1. Differential eye diagram at VM driver output with  $100\,\Omega$  differential termination and equalization enabled.
- 2. Differential eye diagram at the output of channel (w/  $100 \Omega$  differential termination) driven by VM output driver with equalization enabled. Verify if the equalizer coefficients obtained from peak distortional analysis are optimal. If not, determine optimal equalizer coefficients from circuit analysis and compare them with those obtained from behavioral simulations.

6. Design differential voltage mode (VM) output driver for 5 Gb/s data rate with following attributes.

- 1. The output driver has 0.5 V peak-to-peak differential output swing when terminated differentially with 100  $\Omega.$
- 2. Single-ended driver output impedance is  $50 \,\Omega$ .

Plot the following for above output driver design and comment on the results.

- 1.  $\text{VOP}_{\text{Tx}}$  and  $\text{VON}_{\text{Tx}}$  versus differential DC input.
- 2. Plot differential output eye diagram when driven by PRBS7 differential input.