#### EE5320: Analog IC Design

#### Handout 3: MOSFETs



#### Saurabh Saxena & Qadeer Khan Indian Institute of Technology Madras

Copyright © 2018 by EE6:Integrated Circuits & Systems Group @ IIT Madras

#### Overview

- Transistors in CMOS technology
  - Focus on NMOS and PMOS
  - Derive I/V characteristics
  - Regions of operation
  - Small-signal model
  - Secondary effects: channel-length modulation, body effect
  - Extrinsic capacitors

#### **References**

1. Y. Tsividis, *Operation and Modeling of the MOS Transistor*, Oxford University Press, 2006

### **Contact Terminals in NMOS Transistor**



D: Drain



B: Bulk/substrate

No current with zero bias voltages for G/D/S/B

## **Channel Formation: Depletion**



- Small positive voltage on the gate terminal introduces electric field in the p-substrate
- Holes in the p-substrate are repelled leaving negative ions
  - Forming depletion region
- Larger gate voltage increases depletion width

### **Channel Formation: Inversion**



- Larger gate voltage pulls electrons from *electron-rich* source/drain region *inverting* majority carriers near gate
- Electron rich source (n+), drain (n+), & inverted substrate near gate forms a channel of free electron carriers

#### **Channel Conduction**



- Apply positive voltage on the drain terminal creating potential difference between drain and source
- Electrons flow from source to drain
  - Current flows form drain to source
- Larger gate voltage increases drain-to-source current

#### **Threshold Voltage**

- Formation of a channel (inversion layer) is gradual
- Need "a voltage" to indicate channel formation
- Threshold voltage: Gate-to-source voltage to invert the surface of the substrate with same doping density
- For an NMOS, it is the voltage to make the surface *n-type* as much as the substrate is *p-type*
- $V_{TH} \approx 0.5V$  in 0.18µm process

#### **Channel Resistance**



- Channel can be modeled as a resistor
- For positive drain voltage:
  - Channel potential decreases from drain to source (IR drop)
  - Gate-to-channel potential increases from drain to source

### **Channel** *Pinch-off*



- If  $V_{TH} > V_G V_D \rightarrow$  inversion layer stops at x < L
- Channel is said to be *pinched-off*
  - Carriers drift as opposed to diffusion
- Channel current saturates
  - Increasing V<sub>DS</sub> does not increase  $I_{DS}$  provided V<sub>G</sub> < V<sub>D</sub>+V<sub>TH</sub>
- Channel length modulated by V<sub>DS</sub>
  - − Large  $V_{DS}$  → Smaller channel length

# NMOS Channel Current Equation(1)



## NMOS Channel Current Equation(2)

$$\mathbf{I}_{\mathrm{DS}} = \mathbf{W} \boldsymbol{\mu} \mathbf{C}_{\mathrm{ox}} [\mathbf{V}_{\mathrm{GS}} - \mathbf{V}(\mathbf{x}) - \mathbf{V}_{\mathrm{TH}}] \frac{d\mathbf{V}(\mathbf{x})}{d\mathbf{x}}$$

Boundary conditions : V(0)=0 and  $V(L)=V_{\rm DS}$ 

$$\int_{0}^{L} I_{DS} dx = W \mu_n C_{ox} \int_{0}^{V_{DS}} [V_{GS} - V(x) - V_{TH}] dV$$
 $W$ 

$$I_{DS} = \mu_n C_{ox} \frac{w}{L} \left[ (V_{GS} - V_{TH}) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

- During pinch-off, channel ceases to exist at drain
- At pinch-off point,  $V_{DS}=V_{GS}-V_{TH}$

$$I_{\rm DS,max} = \frac{1}{2} \mu_{\rm n} C_{\rm ox} \frac{W}{L} (V_{\rm GS} - V_{\rm TH})^2$$

#### **NMOS I/V Characteristics**



- For conduction,  $V_{GS} > V_{TH}$
- In triode region, drain current is dependent on V<sub>DS</sub>
- In saturation region, drain current is independent on V<sub>DS</sub>

### **NMOS Regions of Operation**

$$\begin{array}{c} \underline{\mathrm{Cut-off}}\\ \mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{TH}} < 0\\ \mathrm{I}_{\mathrm{DS}} \approx 0 \end{array} \begin{array}{c} \underline{\mathrm{Triode}}\\ \mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{TH}} > 0 \ \mathrm{and} \ \mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{TH}} > \mathrm{V}_{\mathrm{DS}}\\ \mathrm{I}_{\mathrm{DS}} = \mu_{\mathrm{n}} \mathrm{C}_{\mathrm{ox}} \frac{\mathrm{W}}{\mathrm{L}} \Big[ (\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{TH}}) \mathrm{V}_{\mathrm{DS}} - \frac{1}{2} \mathrm{V}_{\mathrm{DS}}^2 \Big] \end{array}$$

#### **Saturation**

$$\begin{split} V_{\rm GS}-V_{\rm TH} &> 0 \text{ and } V_{\rm GS}-V_{\rm TH} < V_{\rm DS} \\ I_{\rm DS} &= \frac{1}{2} \mu_{\rm n} C_{\rm ox} \frac{W}{L} (V_{\rm GS}-V_{\rm TH})^2 \end{split}$$

Notation :  $V_{GS} - V_{TH} = V_{OV} = Overdrive voltage$ 

S. Saxena & Q. Khan