# Spur Reduction in Wideband PLLs by Random Positioning of Charge Pump Current Pulses

Chembiyan Thambidurai & Nagendra Krishnapura

Department of Electrical Engineering, Indian Institute of Technology, Madras, Chennai 600 036, India

Abstract—Charge pump PLL is prone to reference spurs due to non-idealities like feedthrough, charge pump current mismatch and loop filter leakage. To resolve the problem of reference spurs, a randomization technique that converts the spurs to wideband noise is proposed. The added wideband noise has insignificant contribution to the output phase noise inside the PLL bandwidth. Analytical expressions are derived to study the effect of the randomization on the output phase noise. A 1 GHz output frequency PLL with a bandwidth of 1 MHz and a 20 MHz reference frequency is simulated to test the idea. From the simulated results we could see a spur reduction of 20 dB in the nominal case. The settling time of the simulated PLL measured for a 25.2 ppm settling error is 4.5  $\mu$ s.

## I. INTRODUCTION

In the steady state of a charge pump PLL when the divide and reference edges align, the charge pump current should ideally be zero. But in reality due to the circuit non-idealities like charge pump current mismatch, loop filter leakage, feedthrough of the charge pump switches, a non zero current ( $i_{cp}(t)$ ) with zero average value is injected into the loop filter as shown in Fig. 1. The charge pump current injected into the loop filter every reference cycle ( $T_r$ ) is a pair of impulses (narrow triangular pulses) spaced reset delay ( $T_{rst}$ ) apart in case of the feedthrough ( $I_{ft}$ ) of charge pump switches and a pulse in presence of charge pump current mismatch ( $I_{mis}$ ) or loop filter leakage ( $I_{leak}$ ) as shown in the Fig. 1(a), 1(b) and 1(c) respectively. This non-zero current generates a periodic disturbance on the control voltage and manifests itself as a reference spur at the PLL output.

The magnitude of the spur at a frequency offset  $f_r$  from the carrier at the PLL output can be expressed in dBc as [1]

$$S_{\phi}(f_r) = 20\log\left(\frac{I_{cp}(f_r)|Z(f_r)|K_{vco}}{2f_r}\right) \tag{1}$$

Where  $I_{cp}(f_r)$  is the ac magnitude of the charge pump current at a frequency  $f_r$ . Equation (1) implies that a low spur level at the output is achieved by having a low VCO gain ( $K_{vco}$ ) or a low loop filter impedance ( $Z(f_r)$ ). But reducing these two parameters reduces the bandwidth of the PLL, leading to longer settling time. And there appears a trade-off between settling time and tolerable reference spur level. Several techniques have been proposed to mitigate this problem. [2] addresses the issue based on the technique of delay-sampling the control voltage. But this technique is not effective in the presence of loop filter capacitor leakage. [3] minimizes the charge pump mismatch thereby reducing the spur, at the cost of increased settling time. [4] uses distributed charge pump



Fig. 1. (i) The standard charge pump PLL. (ii) Current injected into the loop filter due to (a) Charge pump feedthrough (b) Charge pump mismatch (c) Loop filter leakage

and PFD with pulse position randomization to reduce the spur. Using distributed PFD and charge pumps can cause the total size of the charge pump switches to be larger than the single one, increasing the net feedthrough error besides an increase in implementation complexity.

The present work proposes a method of achieving low spur levels without compromising on settling time by randomizing the position of charge pump current pulses. This technique will be effective even in the presence of loop filter leakage and uses a single charge pump and PFD. Section II explores the theoretical basis for the idea. Section III describes the implementation. Section IV shows the simulation results. Section V delves into the effects of non-idealities in the implementation on the performance of the PLL. Section VI presents the conclusions drawn from the work.

# **II. RANDOM PULSE POSITIONING**

As discussed in the Section I, the periodicity in the steady state charge pump current is the cause of the spurs at the output. The central idea of this work is to break the periodicity by randomly placing the current pulses within the reference period. In theory this randomizing effect redistributes the energy of the current pulses concentrated at the harmonics of reference frequency to all the frequencies making it appear as a wideband noise. And the resulting "redistributed noise" is further filtered by the loop-filter and VCO as given in equation (1). Ideally this approach can significantly reduce the magnitude of the spur. But in reality the phase shifts of

978-1-4244-5309-2/10/\$26.00 ©2010 IEEE



Fig. 2. (a) Periodic impulse train. (b) Random impulse position modulation.



Fig. 3. The spectrum of random impulse positioning for n=2 & n=16 (PSD computed with a resolution binwidth of  $f_r/256$ )

the current pulses cannot be continuous but a multiple of a fixed number. The effects of this quantization in phase shift is discussed below.

The reference period  $(T_r)$  is divided into small and equal time intervals of value  $T_r/n$  and the  $k^{th}$  current pulse will now appear at  $kT_r + a_kT_r/n$  instead at  $kT_r$ .  $a_k$  is a uniform random number that can take integer values in the interval [0, n-1]. The periodic current pulses can be modelled as a periodic impulse train. The impulse train and the associated random signal are shown in the Fig. 2 for n = 8. The periodic signal and the random signal can be expressed as

$$x(t) = \sum_{k=-\infty}^{\infty} \delta(t - kT_r)$$
<sup>(2)</sup>

$$r(t) = \sum_{k=-\infty}^{\infty} \delta(t - kT_r - \frac{a_k T_r}{n})$$
(3)

where  $a_k \in [0, n-1]$ . The power spectrum of the signal x(t) is that of an impulse train and is given by

$$S_x(f) = \frac{1}{T_r^2} \sum_{k=-\infty}^{\infty} \delta(f - \frac{k}{T_r})$$
(4)

The spectrum of the random signal r(t) can be represented as

$$S_r(f) = S_{rd}(f) + \frac{1}{T_r^2} \sum_{k=-\infty}^{\infty} \delta(f - k\frac{n}{T_r})$$
(5)



Fig. 4. Spur rejection vs percentage delay variation for different values of n

where  $S_{rd}(f)$  is the "redistributed noise" and

$$S_{rd}(f) = \frac{1}{nT_r} \left[ (n-1) - \frac{2}{n} \sum_{k=1}^{n-1} (n-k) \cos(\frac{2\pi k f T_r}{n}) \right]$$
(6)

For a simple case n = 2,

$$S_{rd}(f) = \frac{1}{T_r} \sin^2(\frac{\pi f T_r}{2})$$
 (7)

(The proof of equations (5) and (6) for n = 2 is derived in Appendix I). From equations (4) and (5), we see that the spectrum before randomization contains harmonics at  $f_r$  and the spectrum after randomization contains harmonics at  $nf_r$ and the energy present in the harmonics  $f_r$  to  $(n-1)f_r$  is spread in the band 0 to  $nf_r$ . The simulated spectrum of the randomized signals is shown in Fig. 3 for n = 2 and n = 16. For any arbitrary pulse shape of the charge pump current, the spectrum after randomization is obtained by multiplying the spectrum shown in Fig. 3 with the spectrum of the charge pump current pulse. Then using equation (1) we can obtain the phase noise contribution after randomization at the PLL output. We see from equation (7) and also from Fig. 3 that the "redistributed noise" after randomization is not white but rather shaped in frequency (by a  $sin^2$  function for n = 2) and possesses insignificant energy at frequencies close to DC. Hence the randomization doesn't affect the close-in phase noise (long-term jitter) of the PLL.

In the preceding analysis, the delay value is assumed to be fixed. But in reality the delays are prone to process variations as they are implemented using inverters. If the implemented delay is not equal to  $T_r/n$ , then spurs appear in the output as explained in Section V. Fig. 4 shows the spur rejection vs percentage variations in the delay from its ideal value. From Fig. 4 it can be seen that for delay variations greater than than the ideal value, there is an improvement of 5 dB for n = 4, and 6.5 dB for n = 8 when compared to n = 2 in the spur rejection, for 30% variation in the delay. As *n* increases, we get better rejection even for larger variations in the delay. But the increase becomes marginal for *n* greater than 8. We chose n = 16 for our simulations for less sensitivity to delay variations.

### **III. IMPLEMENTATION**

As discussed in Section II, the position of the charge pump current pulses is varied randomly within a reference cycle to reduce the spur. This is nothing but shifting the charge pump current position by the multiples of fixed delay. This can be easily achieved by delaying the 'up' and 'dn' pulses of the PFD and choosing one pair (up/dn) of the delayed pulses randomly. We use a 15-cell delay chain with the delay value of each cell equal to  $T_r/16$ . And one of the 16 possible



Fig. 5. Modified PLL architecture

versions of the 'up' and 'dn' signals is chosen randomly per reference cycle using a 16:1 multiplexer based on a random 4bit control signal (sel[3:0]) generated by a PRBS<sup>1</sup> generator. The modified architecture of the PLL with the randomization technique included is shown at a system level in Fig. 5.

### **IV. SIMULATION RESULTS**

To validate the proposed idea, a PLL was simulated with 1MHz bandwidth running at an output frequency of 1 GHz and a reference frequency of 20 MHz. The charge pump current ( $I_{cp}$ ) is 50 $\mu$ A, the loop-filter parameters are R = 21.7 k $\Omega$ , C<sub>z</sub> = 37.25 pF, C<sub>p</sub> = 1.99 pF. The VCO gain,  $K_{vco}$  = 200 MHz/V. The nominal divide value is N = 50. The PFD, CP and loop filter are at transistor level and the remaining blocks (VCO, divider and the digital logic for randomization) are modelled behaviorally. The VCO, divider and the randomization logic are assumed to be ideal (noiseless) and the source of noise is only deterministic, contributed by the charge pump. To model the effect of charge pump mismatch, a constant current source of value 0.1 $I_{cp}$  is connected in parallel to the sourcing current. The feedthrough is inherent with the



Fig. 6. Phase noise of the PLL output comparing the the performance with and without randomization. (The resolution bandwidth used for PSD computation is 78.125 kHz)



Fig. 7. Phase noise at the PLL output due to resistor and VCO compared with the "spread noise" due to randomization

circuit of the implemented charge pump. The simulated phase noise with and without randomization is shown in Fig. 6 in dBc. The simulated rejection of the spur was 20 dB. It corroborates our claim of dealing with all the non-idealities of the PLL that produce reference spur.

To study the effect of the technique on the output phase noise at high frequencies we compare the phase noise contribution of the VCO and loop filter resistor to the randomization noise. Fig. 7 shows the phase noise due to the randomization overlaid with the resistor and VCO noise at the PLL output. (The phase noise model of the open loop VCO assumes a phase noise specification of 120 dBc/Hz at 1 MHz offset and a  $1/f^3$  corner of 200 kHz as shown in Fig. 7). The phase noise contributed to the PLL output by VCO and resistor is dominant near the bandwidth of the PLL and also at high frequencies. The plot shows that the noise added by the randomization is at least 20 dB lower than these two contributions at frequencies close to the bandwidth of the PLL and it becomes dominant only at frequencies greater than 10 MHz.

<sup>&</sup>lt;sup>1</sup>The randomizing sequence should posses a uniform distribution for perfect spur elimination. A single PRBS generator with 4 taps taken from different points of the LFSR (Linear Feedback Shift Register) of length greater than 7 can guarantee a near uniform distribution but not a white spectrum (which leads to a slight increase in the in-band noise). Four PRBS generators with different state transitions can be used to generate the 4-bit random data with white spectrum. A larger PRBS length lowers the in-band noise floor. The length of the PRBS is determined by the noise floor that can be tolerated by the system. (Details not given due to space constraints).



Fig. 8. Spur rejection vs delay variation

#### V. EFFECT OF DELAY VARIATION

The delay cells are implemented using inverters and are thus prone to process variations. To understand the effect of the delay variations, the randomization over a large number of reference cycles can be seen as a moving average filter (since we choose one of the possible n delayed versions of the charge pump current pulse randomly). Let  $i_{cp}(t)$  be the charge pump current waveform and the random number selecting the shifted waveforms be uniformly distributed. Then, on an average the current after randomization  $(i_r(t))$  can be written as

$$i_r(t) = \frac{1}{n} [i_{cp}(t) + i_{cp}(t - T_d) + \dots + i_{cp}(t - \frac{(n-1)T_d}{n})]$$
(8)

And the resulting spectrum of  $i_r(t)$  can be expressed as

$$|I_r(f)| = \frac{\sin(n\pi f T_d)}{\sin(\pi f T_d)} |I_{cp}(f)|$$
(9)

From equation (9) we can see that the filtering action introduces zeroes at frequencies  $f_z = k/nT_d$  where k is an integer and  $k \neq 0, n, 2n, \dots$ . When  $T_d = T_r/n$ , the zeroes occur exactly at the multiples of  $f_r$  and the spurs are completely eliminated. But when  $T_d \neq T_r/n$ , the zeroes of the filter do not occur at multiples of  $f_r$  and this leads to incomplete elimination of spurs. Fig. 8 shows the variation of the spur rejection with the change in the delay from its ideal value. From simulations we could see at least a rejection of 11.5 dB for 20% variation in the delay.

### VI. CONCLUSION

A technique to reduce the reference spur by randomlyvarying the position of the charge pump current pulse within a reference cycle has been proposed. The spectrum thus obtained after the randomization is derived and its effect on the output phase noise is discussed. The implementation of the technique is discussed at block level. A quantitative analysis is presented on the effects of delay variations in the charge pump pulse positions. For a given bandwidth this technique results in 20 dB reduction in the nominal case and least 11.5 dB reduction for 20% variation in the delays of the logic. Alternatively for a given spur level, using this technique, the bandwidth can be made larger resulting in faster settling.

### APPENDIX I

From Section II we can write the expression for the random impulse position modulated waveform as

$$r(t) = \sum_{k=-\infty}^{\infty} \delta(t - kT_r - b_k \frac{T_r}{2})$$
(10)

For n = 2,  $b_k$  is a random variable with  $P(b_k = 1) = P(b_k = 0) = 0.5$ , and  $b_k$ ,  $b_{k+1}$  are independent for all k.

To solve this problem in a simpler way we converted the randomness in the position of the impulse to the randomness in amplitude of the impulse. Thus equation (10) can be rewritten as

$$r(t) = \sum_{k=-\infty}^{\infty} a_k \delta(t - \frac{kT_r}{2})$$
(11)

This is a pulse amplitude modulated (PAM) signal with the pulse being an impulse and the symbol period equal to  $0.5T_r$ .  $a_k$  is a random variable with  $P(a_k = 1) = P(a_k = 0) = 0.5$ . But the impulse cannot occur at 2k or 2k + 1 simultaneously. This condition can be translated into a constraint that  $P(a_{2k} = 1) = 0.5$  and  $P(a_{2k+1} = 1|a_{2k} = 1) = 0$ . The same holds true for  $a_{2k} = 0$  vice versa. From [6] we know the spectrum for a PAM signal of period  $T_r/2$  is given by

$$S_r(f) = \frac{2}{T_r} |P(f)|^2 \sum_{m=-\infty}^{\infty} \hat{R}_r(m) e^{-\pi f T_r}$$
(12)

|P(f)| = 1 for an impulse (The illustrative pulse shapes are given in Fig. 1 of Section I). And the autocorrelation function  $\hat{R}_r(m)$  is given by

$$\hat{R}_r(m) = E[r(k)r(k+m)]$$
(13)

Using the constraints mentioned above, we get the autocorrelation function as  $\hat{R}_r(0) = 0.5$ ,  $\hat{R}_r(\pm 1) = 0.125$  and  $\hat{R}_r(m) = 0.25$ for  $m \neq \pm 1,0$  Substituting this in equation (12) and after some manipulations we obtain

$$S_r(f) = \frac{1}{T_r^2} \sum_k \delta(f - k\frac{2}{T_r}) + \frac{1}{T_r} \sin^2(\frac{\pi f T_r}{2})]$$
(14)

Proceeding in a similar manner, one can show that for any *n*, the spectrum  $S_r(f)$  can be expressed as given in equations (5) and (6) of Section II.

#### REFERENCES

- Cicero.S.Vaucher, "An adaptive PLL tuning system architecture combining high spectral purity and fast settling time." *IEEE Journal of Solid State Circuits*, pp. 2131-2137, vol. 35, issue 4, April. 2000.
- [2] Che-Fu Liang et al., "Spur suppression techniques for frequency synthesizers," *IEEE Transactions on Circuits and Systems-II:Express Briefs*, pp. 653-657, vol. 54, issue 8, Aug. 2007.
- [3] Che-Fu Liang et al., "A digital calibration technique for charge pumps in phase-locked systems," *IEEE Journal of Solid State Circuits*, pp. 390-398, vol. 38, issue 2, Feb. 2008.
- [4] T. C. Lee, W. L. Lee, "A spur suppression technique for phase Locked frequency synthesizers.", *International Solid State Circuits Conference*, ISSCC 2006, pp.592-593.
- [5] Cameron T. Charles, David J Allstot, "A Calibrated Phase/Frequency Detector for Reference Spur Reduction in Charge-Pump PLLs," *IEEE Transactions on Circuits and Systems-II:Express Briefs*, vol. 53, issue 9, Sep. 2006.
- [6] B. P. Lathi, Modern Digital and Analog Communication Systems., Third edition, New York:Oxford University Press., 1998.